Title :
Clock separated logic: a double-rail latch circuit technique for high speed digital design
Author :
Cheung, T.S. ; Asada, K.
Author_Institution :
Dept. of Electron. Eng., Tokyo Univ., Japan
Abstract :
A novel configuration, Clock Separated Logic (CSL), for sequential logic circuits which gives complementary outputs for both single-phase clock and two-phase clock equalization logic configuration was developed. The methodology can be applied to static, dynamic latches, D-type flipflops, synchronous counters, and full adders and is appropriate for digital circuit and system designs. In the application of a two-phase 8-bit full adder, it gives improvement over traditional circuits using full swing latches. Analytical model and simulation results proved that a reduction of overall 30% of cycle time is possible in the 8-bit full adder
Keywords :
CMOS logic circuits; adders; flip-flops; logic design; sequential circuits; timing; transient analysis; transient response; D-type flipflops; clock separated logic; double-rail latch circuit technique; dynamic latches; full adders; high speed digital design; sequential logic circuits; single-phase clock equalization; static latches; synchronous counters; two-phase clock equalization; two-phase full adder; Adders; Analytical models; Clocks; Counting circuits; Inverters; Latches; Logic circuits; Logic design; Sequential circuits; Switches;
Conference_Titel :
Microelectronics and VLSI, 1995. TENCON '95., IEEE Region 10 International Conference on
Print_ISBN :
0-7803-2624-5
DOI :
10.1109/TENCON.1995.496400