DocumentCode :
3537421
Title :
A mixed-mode delay-locked loop for wide-range operation and multiphase outputs
Author :
Cheng, Kuo-Hsing ; Lo, Yu-Lung ; Yu, Wen-Fang
Author_Institution :
Dept. of Electr. Eng., Tamkang Univ., Taipei Hsien, Taiwan
Volume :
2
fYear :
2003
fDate :
25-28 May 2003
Abstract :
This paper describes a mixed-mode delay-locked loop (DLL) for wide-range operation and multiphase outputs with just one clock cycle. The architecture of the proposed DLL uses the time-to-digital converter (TDC) scheme for phase range selector to offer the faster locking time, and the multi-controlled delay cell for voltage-controlled delay line (VCDL) to provide the wide locked range and the low-jitter performance. The proposed DLL can solve the problem of false locking associated with conventional DLLs. The HSPICE simulation results are based upon TSMC 0.35μm 1P4M N-well CMOS process with a 3.3V power supply voltage. The simulation results show that the proposed DLL can operate from 62.5 to 312.5 MHz. Moreover, the total time delay from all delay stages is precisely one period of the input reference signal, and that can generate equally spaced ten-phase clocks.
Keywords :
CMOS integrated circuits; SPICE; circuit simulation; delay lines; delay lock loops; 0.35 micron; 3.3 V; 62.5 to 312.5 MHz; CMOS; HSPICE simulation; clock cycle; locking time; low-jitter performance; mixed-mode delay-locked loop; multi-controlled delay cell; multiphase outputs; phase range selector; time-to-digital converter scheme; total time delay; voltage-controlled delay line; wide-range operation; Capacitors; Circuits; Clocks; Delay effects; Delay lines; Filters; Jitter; Phase locked loops; Signal generators; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1205934
Filename :
1205934
Link To Document :
بازگشت