Title :
A Laxity-Aware Memory Access Scheduler for High Performance Multimedia SoC
Author :
Zhang, Guangfei ; Jiang, Yifei ; Wang, Wenxiang ; Su, Menghao
Author_Institution :
Res. Center of Microprocessor Technol., Chinese Acad. of Sci., Beijing, China
fDate :
Aug. 31 2011-Sept. 2 2011
Abstract :
Nowadays high-performance multimedia SoC design always integrates a variety of function units (FU) into a single chip and these FUs impose great stress on the shared memory system. To improve the memory system utilization and meet a wide range of bandwidth and latency requirements of these FUs, a well-designed memory scheduler that takes the quality-of-service (QoS) into account must be adopted. In this paper, a laxity-aware memory scheduler that can adaptively measure the laxity of each memory access task is proposed. Known the laxity of each memory access task, the proposed memory scheduler can guarantee the necessary bandwidth within a certain time interval, which is crucial to the performance and user experience of multimedia SoCs. Compared to previous proposed memory scheduling algorithms based on bandwidth allocating, the laxity-aware memory scheduler can obtain 14.5% decrease in memory access latency while preserving high DRAM data bus utilization.
Keywords :
bandwidth allocation; multimedia systems; quality of service; scheduling; shared memory systems; system-on-chip; DRAM data bus utilization; bandwidth requirement; high performance multimedia SoC; latency requirement; laxity-aware memory access scheduler; memory scheduling algorithm; quality-of-service; shared memory system; Bandwidth; Graphics processing unit; Memory management; Multimedia communication; Quality of service; Random access memory; System-on-a-chip;
Conference_Titel :
Computer and Information Technology (CIT), 2011 IEEE 11th International Conference on
Conference_Location :
Pafos
Print_ISBN :
978-1-4577-0383-6
Electronic_ISBN :
978-0-7695-4388-8
DOI :
10.1109/CIT.2011.13