DocumentCode :
3539874
Title :
Design, integration and implementation of the DySER hardware accelerator into OpenSPARC
Author :
Benson, Jesse ; Cofell, Ryan ; Frericks, Chris ; Ho, Chen-Han ; Govindaraju, Venkatraman ; Nowatzki, Tony ; Sankaralingam, Karthikeyan
Author_Institution :
Vertical Res. Group, Univ. of Wisconsin-Madison, Madison, WI, USA
fYear :
2012
fDate :
25-29 Feb. 2012
Firstpage :
1
Lastpage :
12
Abstract :
Accelerators and specialization in various forms are emerging as a way to increase processor performance. Examples include Navigo, Conservation-Cores, BERET, and DySER. While each of these employ different primitives and principles to achieve specialization, they share some common concerns with regards to implementation. Two of these concerns are: how to integrate them with a commercial processor and how to develop their compiler toolchain. This paper undertakes an implementation study of one design point: integration of DySER into OpenSPARC, a design we call OpenSPlySER. We report on our implementation exercise and quantitative results, and conclude with a set of our lessons learned. We demonstrate that DySER delivers on its goal of providing a non-intrusive accelerator design. OpenSPlySERruns on an Virtex-5 FPGA, boots unmodified Linux, and runs most of the SPECINT benchmarks with our compiler. Due to physical design constraints, speedups on full benchmarks are modest for the FPGA prototype. On targeted microbenchmarks, OpenSPlySER delivers up to a 31-fold speedup over the baseline OpenSPARC. We conclude with some lessons learned from this somewhat unique exercise of significantly modifying a commercial processor. To the best of our knowledge, this work is one of the most ambitious extensions of OpenSPARC.
Keywords :
Linux; benchmark testing; electronic engineering computing; field programmable gate arrays; logic design; microprocessor chips; performance evaluation; BERET; DySER hardware accelerator; FPGA prototype; Navigo; OpenSPlySERruns; SPECINT benchmarks; Virtex-5 FPGA; baseline OpenSPARC; commercial processor; compiler toolchain; conservation cores; design point; microbenchmarks; nonintrusive accelerator design; physical design constraints; Debugging; Field programmable gate arrays; Instruction sets; Pipelines; Prototypes; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computer Architecture (HPCA), 2012 IEEE 18th International Symposium on
Conference_Location :
New Orleans, LA
ISSN :
1530-0897
Print_ISBN :
978-1-4673-0827-4
Electronic_ISBN :
1530-0897
Type :
conf
DOI :
10.1109/HPCA.2012.6168949
Filename :
6168949
Link To Document :
بازگشت