DocumentCode :
3540048
Title :
AgileRegulator: A hybrid voltage regulator scheme redeeming dark silicon for power efficiency in a multicore architecture
Author :
Yan, Guihai ; Li, Yingmin ; Han, Yinhe ; Li, Xiaowei ; Guo, Minyi ; Liang, Xiaoyao
Author_Institution :
State Key Lab. of Comput. Archit., Inst. of Comput. Technol., Beijing, China
fYear :
2012
fDate :
25-29 Feb. 2012
Firstpage :
1
Lastpage :
12
Abstract :
The widening gap between the fast-increasing transistor budget but slow-growing power delivery and system cooling capability calls for novel architectural solutions to boost energy efficiency. Leveraging the fact of surging “dark silicon” area, we propose a hybrid scheme to use both on-chip and off-chip voltage regulators, called “AgileRegulator”, for a multicore system to explore both coarse-grain and fine-grain power phases. We present two complementary algorithms: Sensitivity-Aware Application Scheduling (SAAS) and Responsiveness-Aware Application Scheduling (RAAS) to maximally achieve the energy saving potential of the hybrid regulator scheme. Experimental results show that the hybrid scheme achieves performance-energy efficiency close to per-core DVFS, without imposing much design cost. Meanwhile, the silicon overhead of this scheme is well contained into the “dark silicon”. Unlike other application specific schemes based on accelerators, the proposed scheme itself is a simple and universal solution for chip area and energy trade-offs.
Keywords :
computer architecture; microprocessor chips; multiprocessing systems; power aware computing; scheduling; voltage regulators; AgileRegulator; RAAS algorithm; SAAS algorithm; coarse-grain power phases; dark silicon area; energy efficiency; energy saving potential; hybrid voltage regulator scheme; multicore architecture; multicore system; off-chip voltage regulators; on-chip voltage regulators; per-core DVFS; power delivery; power efficiency; power phases; responsiveness-aware application scheduling; sensitivity-aware application scheduling; system cooling capability; transistor budget; Bandwidth; Memory management; Multicore processing; Regulators; Silicon; System-on-a-chip; Tuning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computer Architecture (HPCA), 2012 IEEE 18th International Symposium on
Conference_Location :
New Orleans, LA
ISSN :
1530-0897
Print_ISBN :
978-1-4673-0827-4
Electronic_ISBN :
1530-0897
Type :
conf
DOI :
10.1109/HPCA.2012.6169034
Filename :
6169034
Link To Document :
بازگشت