DocumentCode :
3540087
Title :
Testable synthesis of high complex control devices
Author :
Fummi, F. ; Rovati, U. ; Sciuto, D.
Author_Institution :
Dipartimento di Elettronica, Politecnico di Milano, Italy
fYear :
1995
fDate :
18-22 Sep 1995
Firstpage :
117
Lastpage :
122
Abstract :
High complex control devices can be described by interactive FSMs (IFSMs) which can be derived from representations based on hardware description languages (VHDL or Verilog). The description of each FSM can be modified by adding the characteristic to be, in test mode, transparent to data flow. The complete testability of the IFSM is thus achieved by connecting fully testable implementations of each modified FSM. In this way, test sequences separately generated for each FSM can be directly applied to the IFSM. The aim of this paper is to demonstrate that the addition of test functionality to each FSM description and its simultaneous synthesis with the FSM functionality, produces a lower area overhead than that necessary for the application of a partial-scan technique
Keywords :
finite state machines; hardware description languages; high level synthesis; logic design; logic testing; complete testability; fully testable implementations; hardware description languages; high complex control devices; interactive FSMs; partial-scan technique; test functionality; testable synthesis; Automata; Circuit analysis; Circuit faults; Circuit synthesis; Circuit testing; Design for testability; Hardware design languages; High level synthesis; Integrated circuit interconnections; Joining processes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1995, with EURO-VHDL, Proceedings EURO-DAC '95., European
Conference_Location :
Brighton
Print_ISBN :
0-8186-7156-4
Type :
conf
DOI :
10.1109/EURDAC.1995.527396
Filename :
527396
Link To Document :
بازگشت