DocumentCode :
3540133
Title :
Architectural perspectives of future wireless base stations based on the IBM PowerEN™ processor
Author :
Vega, Augusto ; Bose, Pradip ; Buyuktosunoglu, Alper ; Derby, Jeff ; Franceschini, Michele ; Johnson, Charles ; Montoye, Robert
Author_Institution :
Res. Div., IBM, Yorktown Heights, NY, USA
fYear :
2012
fDate :
25-29 Feb. 2012
Firstpage :
1
Lastpage :
10
Abstract :
In wireless networks, base stations are responsible for operating on large amounts of traffic at high speed rates. With the advent of new standards, as 4G, further pressure is put in the hardware requirements to satisfy speeds of up to 1 Gbps. In this work, we study the applicability and potential benefits of the IBM PowerEN processor (a multi-core, massively multithreaded platform) in the realm of base stations for the 3G and 4G standards. The approach involves exploiting the throughput computation capabilities of the PowerEN processor, replacing the bus-attached special-function accelerators with a layer of in-line universal acceleration support, incorporated within the cores. A key feature of this in-line accelerator is a bank-based very-large register file, with embedded SIMD support. This processor-in-regfile (PIR) strategy is implemented as local computation elements (LCEs) attached to each bank, overcoming the limited number of register file ports. Because each LCE is a SIMD computation element, and all of them can proceed concurrently, the PIR approach constitutes a highly-parallel super-wide-SIMD device. To target a broad spectrum of applications for base stations, we also consider a PIR-based architecture built upon reconfigurable LCEs. In this paper, we evaluate the in-line universal accelerator and the PIR strategy focusing on two specific applications for base stations: FFT and Turbo Decoding.
Keywords :
3G mobile communication; 4G mobile communication; computer architecture; fast Fourier transforms; file organisation; multi-threading; multiprocessing systems; telecommunication computing; telecommunication traffic; turbo codes; 3G standards; 4G standards; FFT decoding; IBM PowerEN processor; PIR-based architecture; architectural perspectives; bank-based very-large register file; bus-attached special-function accelerators; embedded SIMD support; high speed rates; highly-parallel super-wide-SIMD device; in-line universal acceleration support; multicore massively multithreaded platform; processor-in-regfile strategy; register file ports; throughput computation capabilities; turbo decoding; wireless base stations; wireless networks; Base stations; Computer architecture; Decoding; Hardware; Programming; Registers; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computer Architecture (HPCA), 2012 IEEE 18th International Symposium on
Conference_Location :
New Orleans, LA
ISSN :
1530-0897
Print_ISBN :
978-1-4673-0827-4
Electronic_ISBN :
1530-0897
Type :
conf
DOI :
10.1109/HPCA.2012.6169045
Filename :
6169045
Link To Document :
بازگشت