DocumentCode :
3540432
Title :
An energy saving model for fully associative cache
Author :
Subha, S.
Author_Institution :
SITE, Vellore Inst. of Technol., Vellore, India
fYear :
2011
fDate :
8-9 Dec. 2011
Firstpage :
141
Lastpage :
143
Abstract :
Fully associative caches expend more energy as the comparison of the address and data parts are done in parallel in all the blocks. This paper proposes a model which reduces energy consumption in fully associative cache. The model assumes an address cache similar to tag cache. The address cache contains the address portion of all the cache blocks. A line is matched with address cache. On hit the corresponding block is enabled for further comparison. On miss the least recently used block is replaced updating the address cache. This model was simulated for SPEC2K benchmarks. An energy saving of 99% is seen with average memory access time improvement of 85% for write through cache.
Keywords :
cache storage; computer power supplies; SPEC2K benchmarks; address cache; address parts; average memory access time improvement; cache blocks; data parts; energy consumption reduction; energy saving model; fully associative cache; write through cache; Benchmark testing; Address matching model; average memory access time; energy savings; fully associative cache;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Trendz in Information Sciences and Computing (TISC), 2011 3rd International Conference on
Conference_Location :
Chennai
Print_ISBN :
978-1-4673-0134-3
Type :
conf
DOI :
10.1109/TISC.2011.6169101
Filename :
6169101
Link To Document :
بازگشت