DocumentCode :
3541251
Title :
Analog slice turbo decoding
Author :
Arzel, Matthieu ; Lahuec, Cyril ; Seguin, Fabrice ; Gnaedig, David ; Jézéquel, Michel
Author_Institution :
GET/ENST de Bretagne, Brest, France
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
332
Abstract :
This paper presents the design of an analog turbo decoder for DVB-RCS-like applications using a slice architecture. The constituent decoders for different frame lengths are made up of duplicated elements chosen from a small set of reduced-size MAP decoders. This slicing technique enhances the design of the decoder in terms of simplicity, testability, re-usability and robustness. It is illustrated with the example of a turbo decoder for frames of 48 symbols sliced into two sub-frames. The error correction performance of this analog slice decoder is equal to that of the digital counterpart without slices. Transistor-level simulations show a potential throughput up to 1.5Gb/s for a 2.9mW core power consumption per information bit and per state in a 0.25μm BiCMOS process.
Keywords :
BiCMOS integrated circuits; channel coding; digital video broadcasting; error correction codes; maximum likelihood decoding; turbo codes; 0.25 micron; 2.9 mW; BiCMOS process; DVB-RCS; analog slice turbo decoding; analog turbo decoder; error correction performance; re-usability; reduced-size MAP decoders; robustness; slice architecture; testability; Circuits; Decoding; Digital video broadcasting; Energy consumption; Error correction; Interleaved codes; Robustness; Testing; Throughput; Turbo codes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1464592
Filename :
1464592
Link To Document :
بازگشت