DocumentCode :
3542261
Title :
FPGA implementation of a reconfigurable Viterbi decoder for WiMAX receiver
Author :
Shaker, Sherif Welsen ; Elramly, Salwa Hussien ; Sheriata, K.A.
Author_Institution :
Nanoelectron. Integrated Syst. Center(NISC), Nile Univ., Cairo, Egypt
fYear :
2009
fDate :
19-22 Dec. 2009
Firstpage :
264
Lastpage :
267
Abstract :
Field programmable gate array technology (FPGA) is a highly configurable option for implementing many sophisticated signal processing tasks in software defined radios (SDRs). Those types of radios are realized using highly configurable hardware platforms. Convolutional codes are used in every robust digital communication system and Viterbi algorithm is employed in wireless communications to decode the convolutional codes. Such decoders are complex and dissipate large amount of power. In this paper, a low power-reconfigurable Viterbi decoder for WiMAX receiver is described using a VHDL code for FPGA implementation. The proposed design is implemented on Xilinx Virtex-II Pro, XC2vpx30 FPGA using the FPGA Advantage Pro package provided by Mentor Graphics and ISE 10.1 by Xilinx.
Keywords :
Viterbi decoding; WiMax; convolutional codes; field programmable gate arrays; radio receivers; software radio; FPGA implementation; VHDL code; WiMAX receiver; XC2vpx30 FPGA; Xilinx Virtex-II Pro; convolutional codes; field programmable gate array technology; reconfigurable Viterbi decoder; robust digital communication system; signal processing; software defined radio; wireless communication; Array signal processing; Convolutional codes; Decoding; Field programmable gate arrays; Hardware; Robustness; Signal processing algorithms; Software radio; Viterbi algorithm; WiMAX; FPGA; VHDL; Viterbi decoder; WiMAX;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics (ICM), 2009 International Conference on
Conference_Location :
Marrakech
Print_ISBN :
978-1-4244-5814-1
Type :
conf
DOI :
10.1109/ICM.2009.5418636
Filename :
5418636
Link To Document :
بازگشت