Title :
A reconfigurable pipelined deblocking filter for H.264/AVC
Author :
Hwang, Jin-Woo ; Cho, Jun-dong
Author_Institution :
Dept. of Mobile Syst. Eng., Sung Kyun Kwan Univ., Suwon, South Korea
Abstract :
This paper describes an efficient hardware architecture of the deblocking filter in H.264/AVC. The presented pipeline can reconfigure data-paths of various filtering modes in the deblocking filter. The size of on-chip SRAM is reduced with the edge processing order parallelizing two filters. We propose a novel pipelined data-path for the vertical filter to remove the transpose buffer between the horizontal and vertical edges. Maximum operating frequency of 200 Mhz is achieved with a relatively low memory usage.
Keywords :
SRAM chips; data compression; filtering theory; video coding; H.264/AVC; edge processing; efficient hardware architecture; frequency 200 MHz; horizontal edges; maximum operating frequency; on-chip SRAM; reconfigurable pipelined deblocking filter; vertical edges; Automatic voltage control; Computational complexity; Decoding; Filtering; Filters; Hardware; Logic; Pipelines; Random access memory; Systems engineering and theory;
Conference_Titel :
Consumer Electronics (ICCE), 2010 Digest of Technical Papers International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
978-1-4244-4314-7
Electronic_ISBN :
978-1-4244-4316-1
DOI :
10.1109/ICCE.2010.5418775