DocumentCode :
3543910
Title :
Design and Evaluation of a High Throughput QoS-Aware and Congestion-Aware Router Architecture for Network-on-Chip
Author :
Wang, Chifeng ; Bagherzadeh, Nader
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Univ. of California, Irvine, Irvine, CA, USA
fYear :
2012
fDate :
15-17 Feb. 2012
Firstpage :
457
Lastpage :
464
Abstract :
This paper proposes a novel QoS-aware and congestion-aware Network-on-Chip architecture that not only enables quality-oriented network transmission and maintains a feasible implementation cost but also well balance traffic load inside the network to enhance overall throughput. By differentiating application traffic into different service classes, bandwidth allocation is managed accordingly to fulfill QoS requirements. Incorporating with congestion control scheme which consists of dynamic arbitration and adaptive routing path selection, high priority traffic is directed to less congested areas and is given preference to available resources. Simulation results show that average latency of high priority and overall traffic is improved dramatically for various traffic patterns. Cost evaluation results also show that the proposed router architecture requires negligible cost overhead but provides better performance for both advanced mesh NoC platforms.
Keywords :
integrated circuit design; logic design; network routing; network-on-chip; quality of service; QoS requirements; adaptive routing path selection; application traffic; bandwidth allocation; congestion control scheme; congestion-aware router architecture; cost evaluation; cost overhead; dynamic arbitration; high priority traffic; high throughput QoS-aware router architecture; network-on-chip; quality-oriented network transmission; service classes; traffic load; traffic patterns; Algorithm design and analysis; Indexes; Integrated circuit interconnections; Quality of service; Resource management; Routing; Throughput; Network-on-Chip (NoC); Quality-of-Service (QoS); congestion-aware; interconnection network;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel, Distributed and Network-Based Processing (PDP), 2012 20th Euromicro International Conference on
Conference_Location :
Garching
ISSN :
1066-6192
Print_ISBN :
978-1-4673-0226-5
Type :
conf
DOI :
10.1109/PDP.2012.20
Filename :
6169622
Link To Document :
بازگشت