DocumentCode :
3544005
Title :
Wire-driven microarchitectural design space exploration
Author :
Ekpanyapong, Mongkol ; Lim, Sung Kyu ; Ballapuram, Chinnakrishnan ; Lee, Hsien-Hsin S.
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
1867
Abstract :
We propose an interconnect-driven framework that performs an efficient and effective design space exploration for deep submicron processor architecture design. At the heart of our framework, named AMPLE (adaptive microarchitectural planning engine), are wire delay-driven microarchitectural floorplanning and adaptive parameter tuning schemes that address interconnect issues with high exploration efficiency and accuracy. Our framework significantly outperforms the commonly used brute-force and simulated annealing methods in terms of exploration time efficiency as well as the performance and area quality for a large design space.
Keywords :
circuit layout CAD; delays; integrated circuit interconnections; integrated circuit layout; adaptive parameter tuning; deep submicron processor architecture design; exploration time efficiency; high performance processor design; interconnect-driven framework; simulated annealing; wire delay-driven microarchitectural floorplanning; wire-driven microarchitectural design space exploration; Computational modeling; Computer architecture; Delay; Engines; Frequency; Microarchitecture; Process design; Space exploration; Space technology; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1464975
Filename :
1464975
Link To Document :
بازگشت