Title :
Full calibration digital techniques for pipeline ADCs
Author :
Ginés, Antonio J. ; Peralías, Eduardo J. ; Rueda, Adoración
Author_Institution :
Centro Nacional de Microelectron., Instituto de Microelectonica de Sevilla, Spain
Abstract :
This paper presents a new digital algorithm for full calibration of pipeline ADC with digital redundancy. The proposed algorithm corrects both the MDAC gain error of the stage under calibration (SUC) and its nonlinear errors. It is based on the modulation of the analogue output of the SUC using a digital control signal to introduce a constant displacement in the references of the comparators in the SUC sub-ADC without reduction of the input dynamic rate. This process can be performed without interruption of the conversion (background mode) including a digital pseudo-random number generator (RNG). The foreground implementation of this algorithm uses a DC calibration stimulus which relaxes the hardware requirements.
Keywords :
analogue-digital conversion; calibration; comparators (circuits); digital control; pipeline processing; random number generation; redundancy; DC calibration stimulus; MDAC gain error; RNG; SUC sub-ADC; comparators; digital control signal; digital pseudo-random number generator; digital redundancy; foreground implementation; full calibration digital techniques; nonlinear errors; pipeline ADC; stage under calibration; CMOS process; Calibration; Digital control; Digital modulation; Error correction; Hardware; Logic; Pipelines; Redundancy; Signal resolution; Analog-to-Digital Converter; Background and Foreground Digital Calibration; Pipeline ADC;
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
DOI :
10.1109/ISCAS.2005.1465002