Title :
VLSI Based Robust Router Architecture
Author :
Mattihalli, Channamallikarjuna ; Ron, Suprith ; Kolla, Naveen
Author_Institution :
Dept. of Electr. & Comput. Eng., Debre Berhan Univ., Ethiopia
Abstract :
In his paper we attempt to give a networking solution by applying VLSI architecture techniques to router design for networking systems to provide intelligent control over the network. Networking routers today have limited input/output configurations, which we attempt to overcome by adopting bridging loops to reduce the latency and security concerns. Other techniques we explore include the use of multiple protocols. We attempt to overcome the security and latency issues with protocol switching technique embedded in the router engine itself. The approach is based on hardware coding to reduce the impact of latency issues as the hardware itself is designed according to the need. We attempt to provide a multipurpose networking router by means of Verilog code, thus we can maintain the same switching speed with more security as we embed the packet storage buffer on chip and generate the code as a self-independent VLSI Based router. Our main focus is the implementation of hardware IP router. The approach enables the router to process multiple incoming IP packets with different versions of protocols simultaneously, e.g. for IPv4 and IPv6. The approach will results in increased switching speed of routing per packet for both current trend protocols, which we believe would result in considerable enhancement in networking systems.
Keywords :
IP networks; VLSI; buffer storage; electronic engineering computing; encoding; hardware description languages; network routing; routing protocols; VLSI based robust router design architecture technique; Verilog code; bridging loop adoptation; hardware IP router implementation; hardware coding; input-output configuration; intelligent control; latency impact reduction; multiple protocol switching technique; multipurpose networking router; packet storage buffer on chip; router engine; Hardware; IP networks; Robustness; Routing protocols; System-on-a-chip; Very large scale integration; FPGA; IP; RTL; Robust Router; packets;
Conference_Titel :
Intelligent Systems, Modelling and Simulation (ISMS), 2012 Third International Conference on
Conference_Location :
Kota Kinabalu
Print_ISBN :
978-1-4673-0886-1
DOI :
10.1109/ISMS.2012.32