DocumentCode
3544376
Title
A new design methodology of networks on chip
Author
Mahdoum, A.
Author_Institution
Div. of Microelectron. & Nanotechnol., Centre de Dev. des Technol. Av., Algiers, Algeria
fYear
2012
fDate
10-11 July 2012
Firstpage
1
Lastpage
7
Abstract
The paper proposes an FPGA-like approach to on-chip communication and comes up with a design methodology where switches are avoided and where two any IPs are connected if and only if they are communicating. It avoids the problem of costly (time, area, energy) intermediate hop counts of on-chip networks (NOCs) between any two source-destination pairs. The second novelty is that without knowing the overlap/disjointness of communication packets between any two IP blocks, a designer may use unnecessary resources (wasting time, space, energy, resources, etc). So, we look into the temporal aspect of communication and then it is possible that some communication phases don´t overlap, thus a designer needs not provision resources for such cases. Based on this methodology, our CAD tool aims at designing NOCs subject to bandwidth, area and energy constraints.
Keywords
CAD; field programmable gate arrays; logic design; network-on-chip; CAD tool; FPGA-like approach; IP blocks; NOC; area constraints; bandwidth constraints; communication packets; energy constraints; network on chip design methodology; on-chip communication; source-destination pairs; switches; Bandwidth; Delay; Design methodology; IP networks; Integrated circuit interconnections; Topology; NOC; area; bandwidth; energy; system on chip;
fLanguage
English
Publisher
ieee
Conference_Titel
Quality Electronic Design (ASQED), 2012 4th Asia Symposium on
Conference_Location
Penang
Print_ISBN
978-1-4673-2687-2
Type
conf
DOI
10.1109/ACQED.2012.6320467
Filename
6320467
Link To Document