Title :
Design and Implementation of Automated Wave-Pipelined Circuit Using ASIC
Author :
Paramasivam, Rengaprabhu ; Adhinarayanan, Venkatasubramanian ; Gopalakrishnan, Seetharaman
Author_Institution :
Dept. of Inf. & Coram. Eng., Anna Univ. of Technol., Tiruchirappalli, India
Abstract :
Wave-pipelining enables a digital circuit to be operated at higher frequency. In the literature, only trial and error and manual procedures are adopted for the choice of the optimum value of clock and clock skew between the I/O registers of wave-pipelined circuits. The major contribution of this paper is the proposal for automating the above procedure for the ASIC implementation of wave-pipelined circuits using built in self test approach. This is studied by a multiplier using dedicated AND gate by adopting three different schemes: wave-pipelining, pipelining and non-pipelining. From the implementation results, it is verified that the wavepipelined multipliers are faster by a factor of 1.08 compared to the non-pipelined multipliers. The wavepipelined multiplier dissipates less power in the factor of 1.43 compared to the pipelined multiplier.
Keywords :
application specific integrated circuits; built-in self test; integrated circuit design; integrated circuit testing; logic design; logic gates; logic testing; multiplying circuits; ASIC implementation; I-O register; automated wave-pipelined multiplier circuit design; built in self test approach; clock skew optimum value; dedicated AND gate; digital circuit; nonpipelining multiplier; pipelining multiplier; power dissipation; Clocks; Digital signal processing; Field programmable gate arrays; Generators; Logic gates; Pipeline processing; Registers; ASIC; FPGA; pipelining; selftesting; wave-pipelining;
Conference_Titel :
Intelligent Systems, Modelling and Simulation (ISMS), 2012 Third International Conference on
Conference_Location :
Kota Kinabalu
Print_ISBN :
978-1-4673-0886-1
DOI :
10.1109/ISMS.2012.92