• DocumentCode
    3544801
  • Title

    Vision chip architecture using general-purpose processing elements for 1 ms vision system

  • Author

    Komuro, Takashi ; Ishii, Idaku ; Ishikawa, Masatoshi

  • Author_Institution
    Dept. of Math. Eng. & Inf. Phys., Tokyo Univ., Japan
  • fYear
    1997
  • fDate
    20-22 Oct 1997
  • Firstpage
    276
  • Lastpage
    279
  • Abstract
    This paper describes a vision chip architecture for high-speed vision systems that we propose. The chip has general-purpose processing elements (PEs) in massively parallel architecture, with each PE directly connected to photo-detectors. Control programs allow various visual processing applications and algorithms to be implemented. A sampling rate of 1 ms is enough to realize high-speed visual feedback for robot control. To integrate as many PEs as possible on a single chip a compact design is required, so we aim to create a very simple architecture. The sample design has been implemented into an FPGA chip; a full custom chip has also been designed and has been submitted for fabrication
  • Keywords
    computer vision; digital signal processing chips; parallel architectures; 1 ms vision system; FPGA chip; full custom chip; general-purpose processing elements; massively parallel architecture; robot control; vision chip architecture; visual feedback; Circuits; Detectors; Electronic mail; Feedback; Machine vision; Parallel architectures; Physics; Pins; Robot control; Sampling methods;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Architecture for Machine Perception, 1997. CAMP 97. Proceedings. 1997 Fourth IEEE International Workshop on
  • Conference_Location
    Cambridge, MA
  • Print_ISBN
    0-8186-7987-5
  • Type

    conf

  • DOI
    10.1109/CAMP.1997.632052
  • Filename
    632052