DocumentCode :
3544856
Title :
Implementation of a digital phase-locked loop using CORDIC algorithm
Author :
Vuori, Jarkko
Author_Institution :
Lab. of Signal Process. & Comput. Technol., Helsinki Univ. of Technol., Espoo, Finland
Volume :
4
fYear :
1996
fDate :
12-15 May 1996
Firstpage :
164
Abstract :
A phase-locked loop is a control system that has already been in use for a long time for generating an output signal which is synchronized in frequency and phase to an input signal. The superior noise immunity and tracking capability of phase-locked loop makes it very attractive device in many applications, e.g. clock and data separation, FSK demodulator and doppler recovery. The objective of this paper is to propose a novel digital phase-locked loop structure which can be easily implemented using the CORDIC algorithm. Implementation of those phase-locked loop structures using the CORDIC algorithm makes VLSI recitations very feasible. CORDIC algorithm is also easily pipelined in order to achieve high-performance in computation systems
Keywords :
digital arithmetic; digital phase locked loops; CORDIC algorithm; Doppler recovery; FSK demodulator; VLSI; clock separation; computation system; control system; data separation; digital phase-locked loop; frequency synchronization; noise; phase synchronization; pipelining; tracking; Clocks; Control systems; Demodulation; Frequency shift keying; Frequency synchronization; Phase locked loops; Phase noise; Signal generators; Tracking loops; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
Type :
conf
DOI :
10.1109/ISCAS.1996.541925
Filename :
541925
Link To Document :
بازگشت