DocumentCode :
3545090
Title :
Timing-driven global routing with efficient buffer insertion
Author :
Xu, Jingyu ; Hong, Xianlong ; Jing, Tong
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing, China
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
2449
Abstract :
Timing optimization is an important goal of global routing in the deep submicron era. To guarantee the timing performance of the circuit, merely adopting topology optimization becomes inadequate. We present an efficient timing-driven global routing algorithm with buffer insertion. Our approach is capable of applying topological-based timing optimization and buffer insertion simultaneously with routability considerations. Compared with previous work, we efficiently solve the timing issues under a limited buffer usage. Experimental results have demonstrated significant delay improvement within a short runtime with a very small number of buffers inserted.
Keywords :
buffer circuits; integrated circuit interconnections; integrated circuit layout; network routing; network topology; optimisation; timing; buffer insertion; deep submicron era; delay; routability considerations; timing optimization; timing-driven global routing; topology optimization; Circuit topology; Clocks; Computer science; Delay effects; Integrated circuit interconnections; Routing; Runtime; Timing; Tree graphs; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1465121
Filename :
1465121
Link To Document :
بازگشت