DocumentCode
3545180
Title
A DSP ASIC design flow based on VHDL and ASIC-emulation
Author
Andersson, Jan
Author_Institution
Ericsson Microwave Syst. AB, Molndal, Sweden
fYear
1995
fDate
18-22 Sep 1995
Firstpage
562
Lastpage
567
Abstract
In an ASIC project VHDL-simulation, VHDL-synthesis and ASIC-emulation has been used. The project is completed and described in this paper. As an introduction a short presentation of the end product, MINI-LINK, is given. The project started with a rough design flow. The characteristics of the ASIC and its target formed the details as time went by. The ASIC, its target and the final design flow is presented. One step in the design flow is verification by ASIC-emulation. What ASIC-emulation is, why it was chosen and how it was used in the project will be discribed. The paper is concluded with a summary of the results
Keywords
application specific integrated circuits; circuit analysis computing; digital signal processing chips; hardware description languages; ASIC-emulation; DSP ASIC design flow; MINI-LINK; VHDL; VHDL-simulation; VHDL-synthesis; Analog-digital conversion; Application specific integrated circuits; Cellular networks; Copper; Digital signal processing; Optical fiber cables; Optical fibers; Radio link; Telephony; Wire;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 1995, with EURO-VHDL, Proceedings EURO-DAC '95., European
Conference_Location
Brighton
Print_ISBN
0-8186-7156-4
Type
conf
DOI
10.1109/EURDAC.1995.527460
Filename
527460
Link To Document