Title :
A frequency synthesizer using two different delay feedbacks
Author :
Kuo, Chien-Hung ; Shih, Yi-Shun
Author_Institution :
Dept. of Electr. Eng., Tamkang Univ., Taipei, Taiwan
Abstract :
A phase-locked loop (PLL) with two different delay feedback paths is presented. It provides a new approach to minimize the dead zone, jitter accumulation, long settling time and nonidealities on PFD/CP. This PLL utilizes a tunable delay cell to reduce the ripple on the VCO control line and hence the jitter penalty. In addition, a fully differential delay cell for voltage-controlled oscillator (VCO) is introduced to perform a wide locking range and low-jitter performance. The proposed PLL was implemented in 0.35-μm 2P4M CMOS standard technology with the core area of 0.1mm. It can be operated from 250MHz to 1.29GHz and consume 38.2mW of power at 1GHz under a 3.3-V supply voltage.
Keywords :
CMOS integrated circuits; circuit feedback; frequency synthesizers; jitter; phase locked loops; voltage-controlled oscillators; 0.35 micron; 250 MHz to 1.29 GHz; 3.3 V; 38.2 mW; CMOS standard technology; PFD/CP; PLL; VCO control line; dead zone; delay feedbacks; differential delay cell; frequency synthesizer; jitter accumulation; locking range; nonidealities; phase-locked loop; reduced ripple; settling time; tunable delay cell; voltage-controlled oscillator; Charge pumps; Clocks; Delay; Feedback; Frequency synthesizers; Jitter; Phase frequency detector; Phase locked loops; Voltage; Voltage-controlled oscillators;
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
DOI :
10.1109/ISCAS.2005.1465208