Title :
A novel reseeding mechanism for pseudo-random testing of VLSI circuits
Author :
Rau, Jiann-Chyi ; Ho, Ying-Fu ; Wu, Po-Han
Author_Institution :
Dept. of Electr. Eng., Tamkang Univ., Taipei, Taiwan
Abstract :
During built-in self-test (BIST), the set of patterns generated by a pseudo-random pattern generator may not provide sufficiently high fault coverage and many patterns were undetected fault (useless patterns). In order to reduce the test time, we can remove useless patterns or change them to useful patterns (fault dropping). In this paper, we reseed, modify the pseudo-random, and use an additional bit counter to improve test length and achieve high fault coverage. The fact is that a random test set contains useless patterns, so we present a technique, including both reseeding and bit modifying to remove useless patterns or change them to useful patterns, and when the patterns change, we pick out the numbers with less bits, leading to very short test length. The technique we present is applicable for single-stuck-at faults. The seeds we use are deterministic so 100% fault coverage can be achieve.
Keywords :
automatic test pattern generation; built-in self test; integrated circuit testing; logic testing; random number generation; BIST; VLSI testing; bit counter; bit modifying logic; built-in self-test; fault coverage; on-chip test logic; pseudo-random pattern generator; pseudo-random testing; random test set; reseeding mechanism; single-stuck-at faults; test pattern generator; test time reduction; useless pattern removal; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Counting circuits; Electrical fault detection; Fault detection; Logic testing; Test pattern generators; Very large scale integration;
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
DOI :
10.1109/ISCAS.2005.1465253