DocumentCode :
3547076
Title :
An area efficient 64-bit square root carry-select adder for low power applications
Author :
He, Yajuan ; Chang, Chip-Hong ; Gu, Jiangmin
Author_Institution :
Centre for High Performance Embedded Syst., Nanyang Technol. Univ., Singapore
fYear :
2005
fDate :
23-26 May 2005
Firstpage :
4082
Abstract :
The carry-select method has deemed to be a good compromise between cost and performance in carry propagation adder design. However, the conventional carry-select adder (CSL) is still area-consuming due to the dual ripple-carry adder structure. The excessive area overhead makes CSL relatively unattractive but this has been circumvented by the use of an add-one circuit introduced recently. In this paper, an area efficient square root CSL scheme based on a new first zero detection logic is proposed. The proposed CSL witnesses a notable power-delay and area-delay performance improvement by virtue of proper exploitation of logic structure and circuit technique. For 64-bit addition, our proposed CSL requires 44% fewer transistors than the conventional one. Simulation results indicate that our proposed CSL can complete 64-bit addition in 1.50 ns and dissipate only 0.35 mW at 1.8V in TSMC 0.18 μm CMOS technology.
Keywords :
CMOS logic circuits; adders; carry logic; low-power electronics; 0.18 micron; 0.35 mW; 1.5 ns; 1.8 V; 64 bit; 64-bit square root adder; TSMC CMOS technology; area-delay performance; carry propagation adder; carry-select adder; first zero detection logic; low power applications; power-delay performance; Adders; CMOS technology; Capacitance; Circuit simulation; Concurrent computing; Delay; Digital signal processing; Energy consumption; Logic circuits; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
Type :
conf
DOI :
10.1109/ISCAS.2005.1465528
Filename :
1465528
Link To Document :
بازگشت