Title :
Digital VLSI OFDM transceiver architecture for wireless SoC design
Author :
Tseng, Wei-Hsiang ; Chang, Ching-Chi ; Wang, Chorng-Kuang
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
This paper presents the VLSI architecture of an OFDM baseband transceiver for wireless communications. The open/closed-loop carrier recovery achieves the stepping frequency acquisition for high-band RF systems, and the proposed timing recovery cooperating with the self-correcting interpolation realizes an OFDM baseband digital IP design. Hardware sharing and power-of-2 coefficients fulfill this compact transceiver system chip. Simulations show that the receiver can deliver 10% packet error rate (PER) requirement under all specified SNR for IEEE 802.11a. Using the typical 0.25 micrometre CMOS technology, the chip occupies 3.5×3.5 mm2 area and consumes 109 mW under 2.5 V power supply.
Keywords :
CMOS digital integrated circuits; IEEE standards; OFDM modulation; VLSI; digital radio; error statistics; industrial property; interpolation; synchronisation; system-on-chip; transceivers; wireless LAN; 109 mW; 2.5 V; CMOS technology; IEEE 802.11a; OFDM baseband transceiver; PER; SNR; VLSI architecture; baseband digital IP design; digital VLSI OFDM transceiver; hardware sharing; high-band RF systems; open/closed-loop carrier recovery; packet error rate; power-of-2 coefficients; self-correcting interpolation; stepping frequency acquisition; timing recovery; wireless SoC design; Baseband; CMOS technology; Hardware; Interpolation; OFDM; Radio frequency; Timing; Transceivers; Very large scale integration; Wireless communication;
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
DOI :
10.1109/ISCAS.2005.1465955