Title :
Area-efficient systolic architectures for inversions over GF(2m)
Author :
Yan, Zhiyuan ; Sarwate, Dilip V. ; Liu, Zhongzhi
Author_Institution :
Dept. of Electr. & Comput. Eng., Lehigh Univ., Bethlehem, PA, USA
Abstract :
Based on a new reformulation of the extended Euclidean algorithm, we propose two types of in-place systolic architectures for inversion in GF(2m): bit-parallel and folded bit-parallel architectures. Our bit-parallel architectures have throughput of either 1/(2m-1) with interleaving or 1/(4m-2) without interleaving. Compared with the best previously proposed bit-parallel architectures of which we are aware, our new architectures require less hardware and achieve shorter critical path delays with approximately the same throughput and latency. We also propose a folded version of our bit-parallel architectures which achieves the 1/(4m-2) non-interleaved throughput with even less hardware. To our best knowledge, no comparable architecture has been proposed before.
Keywords :
Galois fields; digital arithmetic; systolic arrays; GF(2m) inversions; adders; area-efficient systolic architectures; arithmetic operations; critical path delay reduction; extended Euclidean algorithm; finite fields; folded bit-parallel architectures; interleaving; latency; ring counters; throughput; Arithmetic; Computer architecture; Cryptography; Delay; Digital signal processing; Galois fields; Hardware; Interleaved codes; Signal processing algorithms; Throughput;
Conference_Titel :
Circuits and Systems, 2005. ISCAS 2005. IEEE International Symposium on
Print_ISBN :
0-7803-8834-8
DOI :
10.1109/ISCAS.2005.1465966