DocumentCode :
3548135
Title :
Methodology for high level estimation of FPGA power consumption
Author :
Degalahal, Vijay ; Tuan, Tim
Author_Institution :
Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
Volume :
1
fYear :
2005
fDate :
18-21 Jan. 2005
Firstpage :
657
Abstract :
Power consumption in FPGA designs calls for power-aware design and power budgeting early in the design cycle. In this work, we leverage the FPGA architecture to present an efficient and accurate methodology for pre-silicon dynamic power estimation of FPGA-based designs. Our methodology uses device-level simulations to characterize a coarse-grained architectural model and incorporates architectural parameters to estimate the dominant wire capacitance. Such an approach not only reduces the need for tedious and time consuming silicon characterizations but ensures accurate pre-silicon power predictions. We apply the methodology to estimate the power consumption of a state-of-the-art Spartan-3™ FPGA family, evaluate the estimation results against silicon measurements, and present a detailed power breakdown of the FPGA. Our results find that the routing resources and the clock to consume the maximum power.
Keywords :
field programmable gate arrays; high level synthesis; logic design; FPGA architecture; FPGA power consumption; Spartan-3 FPGA; device-level simulation; dynamic power estimation; high level estimation; power budgeting; power-aware design; routing resources; wire capacitance; Capacitance; Electric breakdown; Energy consumption; Field programmable gate arrays; Parameter estimation; Power measurement; Routing; Silicon; State estimation; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
Type :
conf
DOI :
10.1109/ASPDAC.2005.1466245
Filename :
1466245
Link To Document :
بازگشت