Title :
Process-variation robust and low-power zero-skew buffered clock-tree synthesis using projected scan-line sampling
Author :
Tsai, Jeng-Liang ; Chen, Charlie Chung-Ping
Author_Institution :
Dept. of Electr. & Comput. Eng., Wisconsin-Madison Univ., Madison, WI, USA
Abstract :
Zero-skew clock-tree with minimum clock-delay is preferable due to its low unintentional and process-variation induced skews. We propose a zero-skew buffered clock-tree synthesis flow and a novel algorithm that enables clock-tree optimization throughout the full zero-skew design-space by considering simultaneous buffer-insertion, buffer-sizing, and wire-sizing. For an industrial clock-tree with 3101 sink nodes, our algorithm achieves up to 45X clock-delay improvement and up to 23% power reduction compared with its initial routing.
Keywords :
circuit optimisation; clocks; delays; digital integrated circuits; integrated circuit design; integrated circuit interconnections; low-power electronics; buffer insertion; buffer sizing; buffered clock-tree synthesis flow; clock delay; clock-tree optimization; industrial clock-tree; power reduction; process variation; projected scan-line sampling; sink nodes; wire sizing; zero-skew design-space; Algorithm design and analysis; Capacitance; Clocks; DC generators; Delay; Design optimization; Robustness; Routing; Sampling methods; Wire;
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
DOI :
10.1109/ASPDAC.2005.1466549