Title :
Design of an application-specific PLD architecture
Author :
Lee, Jae-Jin ; Song, Gi-Yong
Author_Institution :
Sch. of Electr. & Comput. Eng., Chungbuk Nat. Univ., South Korea
Abstract :
This paper presents a new application-specific PLD architecture which adopts a bit-level super-systolic array for application-specific arithmetic operation such as MAC. The proposed design offers a significant alternative view on programmable logic device. The bit-level super-systolic array whose cells contain another systolic array is ideal for newly proposed PLD architecture in terms of area efficiency and clock speed as it limits the routing requirement in a PLD to local interconnections between logic units and to global interconnections between logic modules. The maximum clock cycle is limited only by one AND gate and one full adder.
Keywords :
adders; clocks; digital arithmetic; integrated circuit design; logic arrays; logic gates; programmable logic devices; AND gate; MAC; adder; application-specific PLD architecture; arithmetic operation; bit-level super-systolic array; clock speed; logic modules; programmable logic device; routing requirement; Clocks; Computer architecture; Delay; Field programmable gate arrays; Finite impulse response filter; Integrated circuit interconnections; Logic arrays; Programmable logic arrays; Space technology; Systolic arrays;
Conference_Titel :
Design Automation Conference, 2005. Proceedings of the ASP-DAC 2005. Asia and South Pacific
Print_ISBN :
0-7803-8736-8
DOI :
10.1109/ASPDAC.2005.1466568