• DocumentCode
    3549267
  • Title

    Floating-point fused multiply-add: reduced latency for floating-point addition

  • Author

    Bruguera, Javier D. ; Lang, Tomás

  • Author_Institution
    Dept. Electron. & Comput. Eng., Santiago de Compostela Univ., Spain
  • fYear
    2005
  • fDate
    27-29 June 2005
  • Firstpage
    42
  • Lastpage
    51
  • Abstract
    In this paper we propose an architecture for the computation of the double-precision floating-point multiply-add fused (MAF) operation A+(B×C) that permits to compute the floating-point addition with lower latency than floating-point multiplication and MAF. While previous MAF architectures compute the three operations with the same latency, the proposed architecture permits to skip the first pipeline stages, those related with the multiplication B×C, in case of an addition. For instance, for a MAF unit pipelined into three or five stages, the latency of the floating-point addition is reduced to two or three cycles, respectively. To achieve the latency reduction for floating-point addition, the alignment shifter, which in previous organizations is in parallel with the multiplication, is moved so that the multiplication can be bypassed. To avoid that this modification increases the critical path, a double-datapath organization is used, in which the alignment and normalization are in separate paths. Moreover, we use the techniques developed previously of combining the addition and the rounding and of performing the normalization before the addition.
  • Keywords
    adders; floating point arithmetic; multiplying circuits; parallel architectures; pipeline arithmetic; alignment shifter; double-datapath organization; double-precision floating-point multiply-add fused operation; Computer architecture; Computer science; Concurrent computing; Contracts; Delay; Digital arithmetic; Hardware; Pipelines;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Arithmetic, 2005. ARITH-17 2005. 17th IEEE Symposium on
  • ISSN
    1063-6889
  • Print_ISBN
    0-7695-2366-8
  • Type

    conf

  • DOI
    10.1109/ARITH.2005.22
  • Filename
    1467621