Title :
On-line detection of control-flow errors in SoCs by means of an infrastructure IP core
Author :
Bernardi, P. ; Bolzani, L. ; Rebaudengo, M. ; Reorda, M. Sonza ; Vargas, F. ; Violante, M.
Author_Institution :
Dipt. di Autom. e Inf., Politecnico di Torino, Italy
fDate :
28 June-1 July 2005
Abstract :
In sub-micron technology circuits high integration levels coupled with the increased sensitivity to soft errors even at ground level make the task of guaranteeing systems´ dependability more difficult than ever. In this paper we present a new approach to detect control-flow errors by exploiting a low-cost infrastructure intellectual property (I-IP) core that works in cooperation with software-based techniques. The proposed approach is particularly suited when the system to be hardened is implemented as a system-on-chip (SoC), since the I-IP can be added easily and it is independent on the application. Experimental results are reported showing the effectiveness of the proposed approach.
Keywords :
error detection; fault tolerant computing; industrial property; system-on-chip; SoC; control-flow error detection; intellectual property core; system-on-chip; Application software; Computer aided manufacturing; Computer architecture; Costs; Error correction; Fault tolerance; Fault tolerant systems; Hardware; Redundancy; Software safety;
Conference_Titel :
Dependable Systems and Networks, 2005. DSN 2005. Proceedings. International Conference on
Print_ISBN :
0-7695-2282-3
DOI :
10.1109/DSN.2005.74