DocumentCode :
3551392
Title :
A 400MHz 160-word × 64-bit 14-port floating-point register file macrocell for a superscalar RISC processor
Author :
Murabayashi, F. ; Yamauchi, T. ; Yamagata, R. ; Shimizu, T.
Author_Institution :
Hitachi Ltd., Ibaraki, Japan
fYear :
1998
fDate :
22-24 Sept. 1998
Firstpage :
440
Lastpage :
443
Abstract :
A 400MHz 160-word × 64-bit 14-port floating-point register file for a superscalar RISC processor is presented. A large number of registers makes it possible to hide the long access latency of the main memory, and improves the performance of a processor by over double. A line boost circuit and a precharge circuit are successfully applied to the register file to realize 1.4ns read access. The register file makes use of 0.25µm CMOS technology with a 1.8V power supply. It has 856K transistors and dissipates 2.5W at 400MHz.
Keywords :
CMOS technology; Computer aided instruction; Delay effects; Delay lines; Driver circuits; Macrocell networks; Microprocessors; Power supplies; Reduced instruction set computing; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1998. ESSCIRC '98. Proceedings of the 24th European
Conference_Location :
The Hague, The Netherlands
Type :
conf
DOI :
10.1109/ESSCIR.1998.186303
Filename :
1471060
Link To Document :
بازگشت