DocumentCode :
3551393
Title :
High-speed architecture and hardware implementation of a 16-bit 100-MHz numerically controlled oscillator
Author :
Dachroth, M. ; Hoppe, B. ; Meuth, H. ; Steiger, U.H.
Author_Institution :
Fachhochschule Darmstadt, Darmstadt, Germany
fYear :
1998
fDate :
22-24 Sept. 1998
Firstpage :
456
Lastpage :
459
Abstract :
An architecture and hardware implementation of a numerically controlled oscillator is presented, based on a standard cell design in 0.7µ CMOS process. Sine/cosine, invoking a CORDIC-type algorithm, and triangle, saw-tooth and square-wave function generation are possible. Its key features are 16-bit signal amplitude output words at variable clock rates up to 100 MHz, a frequency resolution of 32 bit, and arbitrary real-time phase jumps at 16-bit resolution. The architecture was specifically tuned for speed performance employing mainly synchronised parallel processing topologies with a phased on-chip clock distribution. The pipe-line latency amounts to 24 clock cycles.
Keywords :
Automatic generation control; Clocks; Frequency; Hardware; Phase noise; Signal generators; Signal processing algorithms; Signal resolution; Signal to noise ratio; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1998. ESSCIRC '98. Proceedings of the 24th European
Conference_Location :
The Hague, The Netherlands
Type :
conf
DOI :
10.1109/ESSCIR.1998.186307
Filename :
1471064
Link To Document :
بازگشت