DocumentCode :
3552250
Title :
CONTEST: a concurrent test generator for sequential circuits
Author :
Agrawal, Vishwani D. ; Cheng, Kwang-Ting ; Agrawal, Prathima
Author_Institution :
AT&T Bell Lab., Murray Hill, NJ, USA
fYear :
1988
fDate :
12-15 Jun 1988
Firstpage :
84
Lastpage :
89
Abstract :
The application of a concurrent fault simulator to automatic test vector generation is described. As faults are simulated in the fault simulator, a cost function is simultaneously computed. A simple cost function is the distance (in terms of the number of gates and flip-flops) of a fault effect from a primary output. The input vector is then modified to reduce the cost function until a test is found. The authors present experimental results showing the effectiveness of this method in generating tests for combinational and sequential circuits. By defining suitable cost functions, they have been able to generate: (1) initialization sequences, (2) tests for a group of faults, and (3) a test for a given fault. Even asynchronous sequential circuits can be handled by this approach
Keywords :
automatic test equipment; logic testing; asynchronous sequential circuits; automatic test generation; automatic test vector generation; combinational circuits; concurrent fault simulator; concurrent test generator for sequential circuits; cost function; experimental results; given fault; group of faults; initialization sequences; sequential circuits; Automatic testing; Circuit faults; Circuit simulation; Circuit testing; Computational modeling; Cost function; Feedback circuits; Flip-flops; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1988. Proceedings., 25th ACM/IEEE
Conference_Location :
Anaheim, CA
ISSN :
0738-100X
Print_ISBN :
0-8186-0864-1
Type :
conf
DOI :
10.1109/DAC.1988.14739
Filename :
14739
Link To Document :
بازگشت