DocumentCode :
3552581
Title :
Parallel placement on reduced array architecture
Author :
Kumar, C. P Ravi ; Sastry, Sarma
Author_Institution :
Dept. of Electr. Eng.-Syst., Univ. of Southern California, Los Angeles, CA, USA
fYear :
1988
fDate :
12-15 June 1988
Firstpage :
121
Lastpage :
127
Abstract :
The authors present a hardware accelerator for a module placement algorithm based on the divide-and-conquer paradigm. They consider a partitioning algorithm for the approximate solution of a large placement problem. This algorithm divides the set of logic modules into small clusters and generates an optimal placement for each cluster. Finally, in a pasting step, the algorithm combines the optimal solutions for the smaller problems into a near-optimal solution for the original placement problem. The algorithm lends itself very naturally to a parallel realization, and maps nicely onto an SIMD (single-instruction, multiple data-stream) organization. Considerations such as cost-effectiveness and suitability to VLSI implementation led to the selection of the reduced array architecture as the target architecture for the placement accelerator.<>
Keywords :
VLSI; circuit layout CAD; parallel architectures; approximate solution; cost-effectiveness; divide-and-conquer paradigm; hardware accelerator; large placement problem; module placement algorithm; near-optimal solution; parallel placement; parallel realization; partitioning algorithm; placement accelerator; reduced array architecture; suitability to VLSI implementation; Circuits; Clustering algorithms; Concurrent computing; Cost function; Design automation; Hardware; Partitioning algorithms; Signal processing algorithms; Very large scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1988. Proceedings., 25th ACM/IEEE
Conference_Location :
Anaheim, CA, USA
ISSN :
0738-100X
Print_ISBN :
0-8186-0864-1
Type :
conf
DOI :
10.1109/DAC.1988.14746
Filename :
14746
Link To Document :
بازگشت