DocumentCode :
3553793
Title :
Clustering based simulated annealing for standard cell placement
Author :
Mallela, Sivanarayana ; Grover, Lov K.
Author_Institution :
AT&T Bell Lab., Murray Hill, NJ, USA
fYear :
1988
fDate :
12-15 June 1988
Firstpage :
312
Lastpage :
317
Abstract :
The authors present a novel technique for reducing the effective problem size for simulated annealing without compromising the solution quality. They form clusters of cells based on their interconnections, and place them first using conventional simulated annealing. They then break up the clusters, and place the individual cells using another simulated annealing process that does a refinement on the placement. The original problem is thus divided into two subproblems, each requiring much less time. The results of this two-stage simulated annealing have been superior to those with a conventional simulated annealing implementation, with more significant improvements observed for larger chips. For chips with more than 2500 cells, the authors report a factor-of-two-to-three speed-up in CPU time, together with a 6-to-17% improvement in the estimated wire length.<>
Keywords :
annealing; circuit layout CAD; digital simulation; electrical engineering computing; integrated circuit technology; optimisation; CPU time; LTX2 VLSI layout system; clustering based simulated annealing; interconnections; optimisation technique; simulated annealing; standard cell placement; wire length; Computational efficiency; Computational modeling; Cost function; Crystallization; Physics; Processor scheduling; Simulated annealing; Space exploration; Temperature; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1988. Proceedings., 25th ACM/IEEE
Conference_Location :
Anaheim, CA, USA
ISSN :
0738-100X
Print_ISBN :
0-8186-0864-1
Type :
conf
DOI :
10.1109/DAC.1988.14776
Filename :
14776
Link To Document :
بازگشت