DocumentCode :
3554298
Title :
Architecture and design of a real-time parallel processor
Author :
Lee, Kwang-Keun ; Deshmukh, R.G.
Author_Institution :
Dept. of Electr. & Comput. Eng., Florida Inst. of Technol., FL, USA
fYear :
1991
fDate :
7-10 Apr 1991
Firstpage :
891
Abstract :
The authors present a novel architecture and its design for a real-time parallel array processor for high-speed digital signal processing applications. The processor generates sequential output data from a stream of input data and a set of predetermined coefficients. The processor has been designed and functionally simulated by the VHSIC Hardware Description Language. The processor includes a pipelined array of multiplier-accumulator circuits which provide parallel operation to the processor. The processor does not use parallel operation for data input rates lower than the data processing rate, but the degree of parallelism is increased up to 3 for data input rates higher than the data processing rate. This increase in the degree of parallelism enhances the data throughput more than twofold over that of any of the current conventional architecture processors that are used in similar applications
Keywords :
computerised signal processing; parallel architectures; real-time systems; specification languages; VHSIC Hardware Description Language; data processing; functionally simulated; high-speed digital signal processing applications; input data; multiplier-accumulator circuits; pipelined array; predetermined coefficients; processor design; real-time parallel array processor; sequential output data; Adders; Buildings; Circuits; Computer architecture; Data processing; Digital signal processing; Memory; Signal design; Signal processing algorithms; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Southeastcon '91., IEEE Proceedings of
Conference_Location :
Williamsburg, VA
Print_ISBN :
0-7803-0033-5
Type :
conf
DOI :
10.1109/SECON.1991.147888
Filename :
147888
Link To Document :
بازگشت