DocumentCode :
3554645
Title :
Bipolar structures for BIMOS VLSI
Author :
Hamdy, E.Z. ; Elmasry, M.I.
Author_Institution :
University of Waterloo, Waterloo, Ontario, Canada
Volume :
24
fYear :
1978
fDate :
1978
Firstpage :
217
Lastpage :
221
Abstract :
Recent advances in VLSI has offered many possibilities in mixing MOSFET and Bipolar integrated structures on the same chip. The purpose of this work is to study the integration of bipolar structures in BIMOS VLSI environments. More specifically bipolar structures are studied under the constraints and guidelines of a given MOS technology; e.g. the non-exsistance of a n+underlayer, and the high epitaxial (substrate) resistivity. A bipolar structure, based on merging a multicollector p-n-p transistor with a multiemitter n-p-n transistor is proposed. The structure takes advantage of the availability of clock signals on a MOS chip. It can be used to realise analog, logic, memory, and digital functions. Computer simulation as well as experimental results, show that the structure can perform efficiently in a wide range of BIMOS VLSI technologies.
Keywords :
Availability; Clocks; Computer simulation; Conductivity; Guidelines; Logic; MOSFET circuits; Merging; Substrates; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1978 International
Type :
conf
DOI :
10.1109/IEDM.1978.189391
Filename :
1479816
Link To Document :
بازگشت