DocumentCode :
3555113
Title :
Application of low pressure silicon epitaxy to subnanosecond bipolar logic LSIS
Author :
Ogirima, Masahiko ; Saida, Hiroji ; Hayasaka, Akio ; Anzai, Akio ; Nitta, Takahisa ; Kuroda, Shigeo
Author_Institution :
Hitachi Ltd., Tokyo, Japan
Volume :
26
fYear :
1980
fDate :
1980
Firstpage :
54
Lastpage :
57
Abstract :
Low-pressure silicon epitaxial technology is applied to high-speed bipolar logic LSIs to reduce autodoping from heavily-doped substrates. As a result, collector-base stray-capacitance (CTc) is remarkably reduced. In this report, the dependence of CTC on epi-layer thickness and the CTCdependence of tpd(propagation delay time) are also mentioned. The propagation delay time, tpdis reduced by about 10-15% due to the reduction of CTCcaused by applying low pressure epitaxy. The obtained minimum value of tpdis about 0.35 ns.
Keywords :
Boron; Doping; Epitaxial growth; Inductors; Large scale integration; Logic; Parasitic capacitance; Propagation delay; Ring oscillators; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1980 International
Type :
conf
DOI :
10.1109/IEDM.1980.189751
Filename :
1481194
Link To Document :
بازگشت