DocumentCode :
3555126
Title :
2-D analysis of the negative resistance region of vertical power MOS-transistors
Author :
Wieder, Armin W. ; Werner, Christoph ; Tihanyi, Jenö
Author_Institution :
Siemens AG, Munich
Volume :
26
fYear :
1980
fDate :
1980
Firstpage :
95
Lastpage :
99
Abstract :
Vertical Power SIPMOS MOS transistors are realized as multitransistors with parallel source and gate structures using N-epi and heavily doped substrate as common drain. The terminal characteristic of these devices typically show a negative resistance region which is increasingly pronounced in case of higher gate voltages. In order to optimize layout and design of such structures 2-D simulations as well as measurements have been carried out. The relevant mechanism causing the negative resistance region has been identified and measurements as well as a model facilitating design is presented. Consequences are discussed including breakdown and temperature effects.
Keywords :
Design optimization; Electric resistance; Electrical resistance measurement; Electrons; Impurities; Laboratories; MOSFETs; Poisson equations; Substrates; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1980 International
Type :
conf
DOI :
10.1109/IEDM.1980.189762
Filename :
1481205
Link To Document :
بازگشت