DocumentCode :
3555237
Title :
Fabrication and performance of InP MISFET
Author :
Kawakami, T. ; Okamura, M.
Author_Institution :
Nippon Telegraph and Telephone Public Corporation
Volume :
26
fYear :
1980
fDate :
1980
Firstpage :
445
Lastpage :
448
Abstract :
N-channel normally-off InP MISFETs for high-gain and high-speed application have been developed, using the following fabrication techniques: (1)Sulphur diffusion process into p- and semi-insulating InP wafers for low resistive source and drain of the n-channel FET. (2)Al2O3CVD method onto the InP substrate. (3)n-channel formation on the semi-insulating InP substrate surface. (4)A pseudo self-alignment technique for eliminating gate-drain and gate-source parasitic capacitances. Conductance and drift properties have been studied together with MIS diode capacitance measurement and AES analysis.
Keywords :
Capacitance; Conductivity; Etching; Fabrication; Indium phosphide; MISFETs; Resists; Substrates; Temperature dependence; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1980 International
Type :
conf
DOI :
10.1109/IEDM.1980.189862
Filename :
1481305
Link To Document :
بازگشت