DocumentCode
3555486
Title
Optimization of depletion-mode MOSFET´s
Author
Lee, Hee-Gook ; Fuller, Glen
Author_Institution
Hewlett-Packard Company, Cupertino, CA
Volume
27
fYear
1981
fDate
1981
Firstpage
207
Lastpage
210
Abstract
Depletion-mode MOSFET´s used as load devices in NMOS logic circuits are characterized and optimized. The dependence of VT , transconductance, load efficiency and short-channel effects on the device geometries, channel profiles, and mode of operation are discussed. Based on the improved understanding, simple models are used with carefully selected parameters to optimize the inverter circuit performance. The dependence of inverter delay on the VT of the load device is studied, and it is found that a less negative VT is desirable for a smaller chip area and smaller delay.
Keywords
Circuit optimization; Circuit simulation; Delay; Dielectric substrates; Geometry; Implants; Inverters; MOS devices; Threshold voltage; Transconductance;
fLanguage
English
Publisher
ieee
Conference_Titel
Electron Devices Meeting, 1981 International
Type
conf
DOI
10.1109/IEDM.1981.190043
Filename
1481996
Link To Document