DocumentCode :
3555861
Title :
Counterdoped well structure for scaled CMOS
Author :
Hashimoto, K. ; Morita, S. ; Nozawa, H. ; Kohyama, S.
Author_Institution :
Toshiba Corporation, Kawasaki, Japan
Volume :
28
fYear :
1982
fDate :
1982
Firstpage :
470
Lastpage :
473
Abstract :
A counterdoped well structure has been developed, and is characterized by partial compensation of the boron doped region by subsequent phosphorous doping in the case of a p-type well. The sheet resistance of the counterdoped p-well is less than 4 KΩ/□ even for 5 \\\\mu m well depth, which is about half of that for the conventional well, while effective surface concentration is kept around 5 \\times 10^{15} cm-3. Holding current of parasitic thyristors in counterdoped test devices is significantly larger than for those made with the conventional p-well, in agreement with simulation. No abnormal characteristics were observed either test devices or an LSI memory fabricated using the counterdoped p-well. The counterdoped well realizes reduced latch-up susceptibility without sacrificing device performance, thus this approach is promising for scaled CMOS below 2 \\\\mu m.
Keywords :
Boron; Fabrication; Impurities; Laboratories; Semiconductor device doping; Semiconductor devices; Surface resistance; Testing; Thyristors; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1982 International
Type :
conf
DOI :
10.1109/IEDM.1982.190327
Filename :
1482861
Link To Document :
بازگشت