DocumentCode :
3555963
Title :
Automatic layout procedures for serial routing devices
Author :
Ogawa, Yasushi ; Terai, Hidekazu ; Kozawa, Tokinori
Author_Institution :
Hitachi Ltd., Tokyo, Japan
fYear :
1988
fDate :
12-15 June 1988
Firstpage :
645
Lastpage :
645
Abstract :
Conventional automatic layout systems for MOS or bipolar devices systems cannot deal with certain features, e.g. signal serialization, in serial routing devices such as Josephson devices. The authors define layout requirements and present new automatic layout procedures for such devices. These procedures are based on it subnet partitioning. They can be applied to the hierarchical design of both masterslice and custom logic LSIs. Experiments using four-bit-full-adder circuits confirm their feasibility.<>
Keywords :
circuit layout CAD; integrated circuit technology; large scale integration; logic CAD; network topology; CAD; Josephson devices; MOS devices; automatic layout procedures; bipolar devices; custom logic LSIs; hierarchical design; logic design; masterslice; serial routing devices; signal serialization; subnet partitioning; Design automation; Josephson junctions; Large scale integration; Logic design; Logic devices; Pins; Resistors; Routing; Semiconductor devices; Superconducting devices;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1988. Proceedings., 25th ACM/IEEE
Conference_Location :
Anaheim, CA, USA
ISSN :
0738-100X
Print_ISBN :
0-8186-0864-1
Type :
conf
DOI :
10.1109/DAC.1988.14833
Filename :
14833
Link To Document :
بازگشت