Title :
Optimization of sub-micron p-channel FET structure
Author :
Chiang, Shang-yi ; Cham, Kit M. ; Rung, R.D.
Author_Institution :
Hewlett-Packard Laboratories, Palo Alto, CA
Abstract :
The effect of the counter-doping channel implant junction depth (Yj) and the source/drain junction depth (Xj) on the subthreshold characteristics of submicron p-channel transistors are analyzed using simulation methods. Results indicate that submicron p-channel transistors must have shallow junctions, 0.1 to 0.15um for both Xj and Yj, in order to achieve good subthreshold characteristics. Based on these results, a process was designed. Arsenic channel implant was used for controlling Yj to within 0.1um deep. Shallow p+source/drain junctions (0.1um) were formed with boron implant and low temperature annealing. Good subthreshold slope (80-90mV/ decade) and large punch-through voltage (5V) were measured from devices having an effective channel length (Leff) of 0.4um and a threshold voltage (Vt) of -0.6V.
Keywords :
Analytical models; Annealing; Boron; FETs; Implants; Length measurement; Process design; Temperature; Threshold voltage; Voltage measurement;
Conference_Titel :
Electron Devices Meeting, 1983 International
DOI :
10.1109/IEDM.1983.190561