DocumentCode :
3556117
Title :
Optimum design of dual control gate cell for high density EEPROMs
Author :
Hieda, K. ; Wada, M. ; Shibata, T. ; Inoue, S. ; Momodomi, M. ; Iizuka, H.
Author_Institution :
Toshiba Corporation, Kawasaki, Japan
Volume :
29
fYear :
1983
fDate :
1983
Firstpage :
593
Lastpage :
596
Abstract :
To realize high density EEPROMs, a new floating gate type cell with dual control gate structure has been developed and optimized. In this cell an address selection transistor is eliminated and a 1 transistor/ 1 cell structure is realized. The address selection is achieved by coincidence of two control gates which are connected to column and row decorders supplied with programming voltage. The stored charge in the floating gate suffers from disturbance by repetition of the half-selection mode operation which is defined as a state that one of the control gates is set to high and the other to low during programming. In order to improve the endurance of the cell against half-selection mode operation, a new source biasing method has been proposed, which has improved the endurance more than 3 orders of magnitude. Basic technologies for designing a 64K EEPROM chip are also described.
Keywords :
CMOS technology; Capacitance; EPROM; Electrons; Nonvolatile memory; PROM; Transistors; Tunneling; Voltage control; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1983 International
Type :
conf
DOI :
10.1109/IEDM.1983.190576
Filename :
1483701
Link To Document :
بازگشت