DocumentCode :
3556252
Title :
Analysis of latchup susceptibility in CMOS circuits
Author :
Hall, J.E. ; Seitchik, J.A. ; Arledge, L.A. ; Yang, P. ; Fung, P.K.
Author_Institution :
Texas Instruments, Inc., Dallas, Texas
Volume :
30
fYear :
1984
fDate :
1984
Firstpage :
292
Lastpage :
295
Abstract :
The traditional npn- pnp transistor model for CMOS latchup does not adequately describe the performance of modern epitaxial devices, especially when holding voltage is in excess of one volt. In this paper, a model is discussed which correctly represents bulk ohmic voltage drop in the latchup region near the surface of epitaxial devices. Analysis of this model indicates that, for sufficiently thin epitaxial layers, tank contact placement is the most important factor in producing latchup free devices with holding voltage greater than the power supply voltage. Effects of substrate, bias are also discussed, and it is concluded that although holding voltage is increased by application of substrate bias. use of an on-chip charge pump to provide the bias can produce undesirable cumulative transient effects.
Keywords :
Circuits; Epitaxial layers; Instruments; Predictive models; Process design; Resistors; Semiconductor device modeling; Semiconductor process modeling; Substrates; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1984 International
Type :
conf
DOI :
10.1109/IEDM.1984.190705
Filename :
1484476
Link To Document :
بازگشت