Title :
Characterization and modeling of a latchup-free 1- µm CMOS technology
Author :
Taur, Y. ; Chang, W.H. ; Dennard, R.H.
Author_Institution :
IBM Thomas J. Watson Research Center, Yorktown Heights, NY
Abstract :
A 1-µm CMOS technology using thin p/p+epi and shallow retrograde n-well is demonstrated to be latchup free since the holding voltage for latchup is higher than the 5-V power supply. Good agreement is obtained between the experimental result and simulations using a two-dimensional finite-element numerical analysis program. The sensitivity of latchup holding voltage to epi thickness and other structural parameters are also studied in the simulation.
Keywords :
Analytical models; CMOS technology; Epitaxial layers; Finite element methods; Numerical analysis; Power supplies; Semiconductor device modeling; Structural engineering; Substrates; Voltage;
Conference_Titel :
Electron Devices Meeting, 1984 International
Conference_Location :
San Francisco, CA, USA
DOI :
10.1109/IEDM.1984.190734