DocumentCode :
3556334
Title :
A fully scaled submicron direct write E-beam CMOS technology for ULSI digital applications
Author :
Lutze, Robert S L ; Vyas, Hanuman P. ; Huang, J.S.T.
Author_Institution :
Honeywell Corporate Solid State Laboratory, Plymouth, MN
Volume :
30
fYear :
1984
fDate :
1984
Firstpage :
590
Lastpage :
592
Abstract :
This paper describes a 0.5µm trench isolated CMOS technology for VLSI digital applications using direct write E-beam lithography and reactive ion etching to achieve high density and performance. The principle problems facing high density, submicron CMOS technologists are minimum feature separation, latchup, and hot-electron lifetime. Our process uses 1µ wide × 5µ deep trenches to achieve minimum n/p diffusion separation and eliminate latchup. Low Doped Drain extensions were incorporated and optimized to achieve acceptable device lifetime. To further improve density and performance, self aligned, silicided poly and source/drain diffusion are used to lower series resistance and provide short range first level interconnect.
Keywords :
Aging; CMOS technology; Doping; Etching; Implants; Isolation technology; MOS devices; Solid state circuits; Substrates; Ultra large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1984 International
Type :
conf
DOI :
10.1109/IEDM.1984.190789
Filename :
1484560
Link To Document :
بازگشت