DocumentCode :
3556383
Title :
2 Micron merged bipolar-CMOS technology
Author :
Alvarez, A.R. ; Meller, P. ; Tien, B.
Author_Institution :
Motorola Inc., Mesa, Arizona
Volume :
30
fYear :
1984
fDate :
1984
Firstpage :
761
Lastpage :
764
Abstract :
A 2 µm process, merging the major technologies required to fabricate VLSI MOS and bipolar transistors on the same integrated circuit, is described. Two mask steps are added to a two-layer metal N-well silicided CMOS process to fabricate the walled-polysilicon emitter NPN transistors. The non-epitaxial process was used to establish the current drive advantage gained by integrating NPN transistors with CMOS. By adding a 1 µm epitaxial layer and adopting a retrograde P-well, latchup is eliminated and VLSI bipolar performance becomes feasible.
Keywords :
Bipolar integrated circuits; Bipolar transistors; CMOS process; CMOS technology; Delay; Epitaxial layers; Integrated circuit technology; MOSFETs; Merging; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1984 International
Type :
conf
DOI :
10.1109/IEDM.1984.190837
Filename :
1484608
Link To Document :
بازگشت